sccb.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * This file is part of the OpenMV project.
  3. * Copyright (c) 2013/2014 Ibrahim Abdelkader <i.abdalkader@gmail.com>
  4. * This work is licensed under the MIT license, see the file LICENSE for details.
  5. *
  6. * SCCB (I2C like) driver.
  7. *
  8. */
  9. #include <stdbool.h>
  10. #include <string.h>
  11. #include <freertos/FreeRTOS.h>
  12. #include <freertos/task.h>
  13. #include "sccb.h"
  14. #include <stdio.h>
  15. #include "sdkconfig.h"
  16. #if defined(ARDUINO_ARCH_ESP32) && defined(CONFIG_ARDUHAL_ESP_LOG)
  17. #include "esp32-hal-log.h"
  18. #else
  19. #include "esp_log.h"
  20. static const char* TAG = "sccb";
  21. #endif
  22. #define LITTLETOBIG(x) ((x<<8)|(x>>8))
  23. #include "driver/i2c.h"
  24. #define SCCB_FREQ 100000 /*!< I2C master frequency*/
  25. #define WRITE_BIT I2C_MASTER_WRITE /*!< I2C master write */
  26. #define READ_BIT I2C_MASTER_READ /*!< I2C master read */
  27. #define ACK_CHECK_EN 0x1 /*!< I2C master will check ack from slave*/
  28. #define ACK_CHECK_DIS 0x0 /*!< I2C master will not check ack from slave */
  29. #define ACK_VAL 0x0 /*!< I2C ack value */
  30. #define NACK_VAL 0x1 /*!< I2C nack value */
  31. #if CONFIG_SCCB_HARDWARE_I2C_PORT1
  32. const int SCCB_I2C_PORT = 1;
  33. #else
  34. const int SCCB_I2C_PORT = 0;
  35. #endif
  36. static uint8_t ESP_SLAVE_ADDR = 0x3c;
  37. int SCCB_Init(int pin_sda, int pin_scl)
  38. {
  39. ESP_LOGI(TAG, "pin_sda %d pin_scl %d\n", pin_sda, pin_scl);
  40. //log_i("SCCB_Init start");
  41. i2c_config_t conf;
  42. memset(&conf, 0, sizeof(i2c_config_t));
  43. conf.mode = I2C_MODE_MASTER;
  44. conf.sda_io_num = pin_sda;
  45. conf.sda_pullup_en = GPIO_PULLUP_ENABLE;
  46. conf.scl_io_num = pin_scl;
  47. conf.scl_pullup_en = GPIO_PULLUP_ENABLE;
  48. conf.master.clk_speed = SCCB_FREQ;
  49. i2c_param_config(SCCB_I2C_PORT, &conf);
  50. i2c_driver_install(SCCB_I2C_PORT, conf.mode, 0, 0, 0);
  51. return 0;
  52. }
  53. uint8_t SCCB_Probe()
  54. {
  55. uint8_t slave_addr = 0x0;
  56. while(slave_addr < 0x7f) {
  57. i2c_cmd_handle_t cmd = i2c_cmd_link_create();
  58. i2c_master_start(cmd);
  59. i2c_master_write_byte(cmd, ( slave_addr << 1 ) | WRITE_BIT, ACK_CHECK_EN);
  60. i2c_master_stop(cmd);
  61. esp_err_t ret = i2c_master_cmd_begin(SCCB_I2C_PORT, cmd, 1000 / portTICK_RATE_MS);
  62. i2c_cmd_link_delete(cmd);
  63. if( ret == ESP_OK) {
  64. ESP_SLAVE_ADDR = slave_addr;
  65. return ESP_SLAVE_ADDR;
  66. }
  67. slave_addr++;
  68. }
  69. return ESP_SLAVE_ADDR;
  70. }
  71. uint8_t SCCB_Read(uint8_t slv_addr, uint8_t reg)
  72. {
  73. uint8_t data=0;
  74. esp_err_t ret = ESP_FAIL;
  75. i2c_cmd_handle_t cmd = i2c_cmd_link_create();
  76. i2c_master_start(cmd);
  77. i2c_master_write_byte(cmd, ( slv_addr << 1 ) | WRITE_BIT, ACK_CHECK_EN);
  78. i2c_master_write_byte(cmd, reg, ACK_CHECK_EN);
  79. i2c_master_stop(cmd);
  80. ret = i2c_master_cmd_begin(SCCB_I2C_PORT, cmd, 1000 / portTICK_RATE_MS);
  81. i2c_cmd_link_delete(cmd);
  82. if(ret != ESP_OK) return -1;
  83. cmd = i2c_cmd_link_create();
  84. i2c_master_start(cmd);
  85. i2c_master_write_byte(cmd, ( slv_addr << 1 ) | READ_BIT, ACK_CHECK_EN);
  86. i2c_master_read_byte(cmd, &data, NACK_VAL);
  87. i2c_master_stop(cmd);
  88. ret = i2c_master_cmd_begin(SCCB_I2C_PORT, cmd, 1000 / portTICK_RATE_MS);
  89. i2c_cmd_link_delete(cmd);
  90. if(ret != ESP_OK) {
  91. ESP_LOGE(TAG, "SCCB_Read Failed addr:0x%02x, reg:0x%02x, data:0x%02x, ret:%d", slv_addr, reg, data, ret);
  92. }
  93. return data;
  94. }
  95. uint8_t SCCB_Write(uint8_t slv_addr, uint8_t reg, uint8_t data)
  96. {
  97. esp_err_t ret = ESP_FAIL;
  98. i2c_cmd_handle_t cmd = i2c_cmd_link_create();
  99. i2c_master_start(cmd);
  100. i2c_master_write_byte(cmd, ( slv_addr << 1 ) | WRITE_BIT, ACK_CHECK_EN);
  101. i2c_master_write_byte(cmd, reg, ACK_CHECK_EN);
  102. i2c_master_write_byte(cmd, data, ACK_CHECK_EN);
  103. i2c_master_stop(cmd);
  104. ret = i2c_master_cmd_begin(SCCB_I2C_PORT, cmd, 1000 / portTICK_RATE_MS);
  105. i2c_cmd_link_delete(cmd);
  106. if(ret != ESP_OK) {
  107. ESP_LOGE(TAG, "SCCB_Write Failed addr:0x%02x, reg:0x%02x, data:0x%02x, ret:%d", slv_addr, reg, data, ret);
  108. }
  109. return ret == ESP_OK ? 0 : -1;
  110. }
  111. uint8_t SCCB_Read16(uint8_t slv_addr, uint16_t reg)
  112. {
  113. uint8_t data=0;
  114. esp_err_t ret = ESP_FAIL;
  115. uint16_t reg_htons = LITTLETOBIG(reg);
  116. uint8_t *reg_u8 = (uint8_t *)&reg_htons;
  117. i2c_cmd_handle_t cmd = i2c_cmd_link_create();
  118. i2c_master_start(cmd);
  119. i2c_master_write_byte(cmd, ( slv_addr << 1 ) | WRITE_BIT, ACK_CHECK_EN);
  120. i2c_master_write_byte(cmd, reg_u8[0], ACK_CHECK_EN);
  121. i2c_master_write_byte(cmd, reg_u8[1], ACK_CHECK_EN);
  122. i2c_master_stop(cmd);
  123. ret = i2c_master_cmd_begin(SCCB_I2C_PORT, cmd, 1000 / portTICK_RATE_MS);
  124. i2c_cmd_link_delete(cmd);
  125. if(ret != ESP_OK) return -1;
  126. cmd = i2c_cmd_link_create();
  127. i2c_master_start(cmd);
  128. i2c_master_write_byte(cmd, ( slv_addr << 1 ) | READ_BIT, ACK_CHECK_EN);
  129. i2c_master_read_byte(cmd, &data, NACK_VAL);
  130. i2c_master_stop(cmd);
  131. ret = i2c_master_cmd_begin(SCCB_I2C_PORT, cmd, 1000 / portTICK_RATE_MS);
  132. i2c_cmd_link_delete(cmd);
  133. if(ret != ESP_OK) {
  134. ESP_LOGE(TAG, "W [%04x]=%02x fail\n", reg, data);
  135. }
  136. return data;
  137. }
  138. uint8_t SCCB_Write16(uint8_t slv_addr, uint16_t reg, uint8_t data)
  139. {
  140. static uint16_t i = 0;
  141. esp_err_t ret = ESP_FAIL;
  142. uint16_t reg_htons = LITTLETOBIG(reg);
  143. uint8_t *reg_u8 = (uint8_t *)&reg_htons;
  144. i2c_cmd_handle_t cmd = i2c_cmd_link_create();
  145. i2c_master_start(cmd);
  146. i2c_master_write_byte(cmd, ( slv_addr << 1 ) | WRITE_BIT, ACK_CHECK_EN);
  147. i2c_master_write_byte(cmd, reg_u8[0], ACK_CHECK_EN);
  148. i2c_master_write_byte(cmd, reg_u8[1], ACK_CHECK_EN);
  149. i2c_master_write_byte(cmd, data, ACK_CHECK_EN);
  150. i2c_master_stop(cmd);
  151. ret = i2c_master_cmd_begin(SCCB_I2C_PORT, cmd, 1000 / portTICK_RATE_MS);
  152. i2c_cmd_link_delete(cmd);
  153. if(ret != ESP_OK) {
  154. ESP_LOGE(TAG, "W [%04x]=%02x %d fail\n", reg, data, i++);
  155. }
  156. return ret == ESP_OK ? 0 : -1;
  157. }